# **Analog Design Techniques**

**Jan Genoe (jan.genoe@kuleuven.be)**

**Nov 18, 2024**

### **CONTENTS**



#### **by [Jan Genoe](https://www.kuleuven.be/wieiswie/en/person/00004269)**

This [Jupyter Book](https://jupyterbook.org/intro.html) comprises notebooks used in the lectures of [Analog Design Techniques](https://www.uhasselt.be/studiegids?n=4&a=2022&i=3466) of the [KU Leuven,](https://www.kuleuven.be) campus Diepenbeek.

#### ® **Note**

This is currently still work in progress. Please refer to Toledo as the key source of information. This book is only added as support.

#### **Table of Contents**

- Chip Design
	- **–** *[Differential Amplifiers](#page-8-0)*
	- **–** *[Folded cascode stage](#page-14-0)*
- Capita Selecta
	- **–** *[Capacitive voltage conversion](#page-20-0)*
	- **–** *[Wilkinson Power Divider](#page-28-0)*
- References
	- **–** *[References](#page-32-0)*
- Overzicht
	- **–** [Lijst cursussen](https://jangenoe.github.io/InteractieveCursus/intro.html)
	- **–** [Auteur Jan Genoe](https://www.kuleuven.be/wieiswie/en/person/00004269)

#### **Licenties**

The content is licensed under a Creative Commons Attribution 4.0 International License The code is licensed under the [MIT license](https://en.wikipedia.org/wiki/MIT_License)

## **Part I**

# <span id="page-6-0"></span>**Chip Design**

**ONE**

### **DIFFERENTIAL AMPLIFIERS**

<span id="page-8-0"></span>

Fig. 1.1: Differential applifier configuration



Fig. 1.2: Differential applifier configuration



Fig. 1.3: Differential applifier configuration



Fig. 1.4: Differential applifier configuration



Fig. 1.5: Differential applifier configuration



Fig. 1.6: Differential applifier configuration



Fig. 1.7: Differential applifier configuration



Fig. 1.8: Differential applifier configuration

**TWO**

#### **FOLDED CASCODE STAGE**

<span id="page-14-1"></span><span id="page-14-0"></span>

Fig. 2.1: Theoretical folded cascode configuration

In [Fig. 2.1](#page-14-1) we also add a cascode transistor (in red) between the input transistor and the output node. This corresponds as a consequence to a classical cascode stage. However, there is one major difference: the cascode transistor is of the opposite polarity when compared to the input transistors. In [Fig. 2.1](#page-14-1) the input transistor is a pMOS tranistor and the cascode transistor is an nMOS transitor. Obviously, this also alters the current flow, and in order to maintain the current flow between power  $(V_{dd})$  and ground, an addition current source  $(I_b)$  needs to be added.

For the practical implementation of this folded cascode, we replace the current source  $(I_b)$  with the transistor  $T_3$ , as can be seen in [Fig. 2.2.](#page-15-0)

The amplication of this simple folded cascode amplifier stage is defined by:

• the  $g_m$  of the input transitor  $T_1$ 

- the conductance of the load resistor  $\mathfrak{g}_L$
- the output conductance of the folded cascode stage  $g_{\mathit{case}}$
- <span id="page-15-0"></span>• the capacitive load  $C_L$

$$
A = \frac{g_{m1}}{g_L + g_{casc} + j\omega C_L}
$$



Fig. 2.2: Practical folded cascode amplifier stage configuration

The important next step is obviously the determination fo  $g_{case}$ . We use [Fig. 2.3](#page-16-0) for elaborating this output impedance.

<span id="page-16-0"></span>

Fig. 2.3: Circuit block under consideration for measuring the folded cascode output impedance

## **Part II**

# <span id="page-18-0"></span>**Capita Selecta**

#### **THREE**

### **CAPACITIVE VOLTAGE CONVERSION**

<span id="page-20-0"></span>Classical power conversion makes use of inductors and transformers to deliver power at different voltage levels. However, these components typically transform these power converters into bulky and heavy components. However, there are several applications where we only need a voltage and a rather limited current sourced. Moreover, for power converters on silicon chips, efficient inductors are not possible and capacitive power converters are needed. In this chapter we discuss those power converters.



Fig. 3.1: Voltage doubler schematic with large C2 without resistive load



Fig. 3.2: Voltage doubler with large C2 node voltages without resistive load



Fig. 3.3: Voltage doubler with large C2 node voltages with resistive load



Fig. 3.4: Voltage doubler with large C2 in the presence of resistive load



Fig. 3.5: Voltage doubler with equal capacitances



Fig. 3.6: Voltage doubler with equal capacitances node voltages and a resistive load





Fig. 3.8: Node voltages of a capacitive Voltage upconvertor comprising 7 stages

#### **WILKINSON POWER DIVIDER**

<span id="page-28-0"></span>In this notebook we create a [Wilkinson power divider,](https://www.microwaves101.com/encyclopedias/wilkinson-power-splitters) which splits an input signal into two equals phase output signals. Theoretical results about this circuit are exposed in reference [1]. Here we will reproduce the ideal circuit illustrated below and discussed in reference [2]. In this example, the circuit is designed to operate at 1 GHz.

- [1] P. Hallbjörner, Microw. Opt. Technol. Lett. 38, 99 (2003).
- [2] Microwaves 101: "Wilkinson Power Splitters"

The circuit setup can be checked by visualising the circuit graph (this requires the python package networkx to be available).

Let's look to the scattering parameters of the circuit:

#### <span id="page-28-1"></span>**4.1 Currents and Voltages**

Is is possible to calculate currents and voltages at the Circuit's internals ports. However, if you try with this specific example, one obtains:

This situation is "normal", in the sense that the voltages and currents calculation methods does not support the case of more than 2 ports are connected together, which is the case in this example, as we have defined the connection list:

```
connections = [
   [(port1, 0), (branch1, 0), (branch2, 0)],
   [ (port2, 0), (branch1, 1), (resistor, 0)],
   [(port3, 0), (branch2, 1), (resistor, 1)]
]
```
However, note that the voltages and currents calculations at external ports works:

But there is hope! It is possible to calculate the internal voltages and currents of the circuit using intermediate splitting Networks. In our case, one needs three "T" Networks and to make only pair of connections:

The resulting graph is a bit more stuffed:

But the results are the same:

And this time one can calculate internal voltages and currents:

You will find more details on voltages and currents calculation on the dedicated example.

## **Part III**

<span id="page-30-0"></span>**References**

**FIVE**

### <span id="page-32-0"></span>**REFERENCES**

## **Part IV**

# <span id="page-34-0"></span>**Overzicht**